



# SPLC782A

## 16COM/80SEG Controller/Driver

JUL. 27, 2001

Version 1.0



## **Table of Contents**

**PAGE** 

|    | GENERAL DESCRIPTION                                                     |    |
|----|-------------------------------------------------------------------------|----|
|    | FEATURES                                                                |    |
|    | BLOCK DIAGRAM                                                           |    |
| 4. | SIGNAL DESCRIPTIONS                                                     | 5  |
| 5. | FUNCTIONAL DESCRIPTIONS                                                 |    |
|    | 5.1. OSCILLATOR                                                         |    |
|    | 5.2. CONTROL AND DISPLAY INSTRUCTIONS                                   | 6  |
|    | 5.3. Instruction Table                                                  | 8  |
|    | 5.4. 8-BIT OPERATION AND 16-DIGIT 1-LINE DISPLAY (USING INTERNAL RESET) | 9  |
|    | 5.5. 4-Bit Operation and 16-Digit 1-Line Display (Using Internal Reset) | 10 |
|    | 5.6. 8-BIT OPERATION AND 16-DIGIT 2-LINE DISPLAY (USING INTERNAL RESET) | 10 |
|    | 5.7. RESET FUNCTION                                                     | 11 |
|    | 5.8. DISPLAY DATA RAM (DD RAM)                                          | 13 |
|    | 5.9. TIMING GENERATION CIRCUIT                                          | 13 |
|    | 5.10.LCD DRIVER CIRCUIT                                                 | 13 |
|    | 5.11. CHARACTER GENERATOR ROM (CG ROM)                                  | 13 |
|    | 5.12.Character Generator RAM (CG RAM)                                   | 13 |
|    | 5.13. Cursor/Blink Control Circuit                                      | 17 |
|    | 5.14. INTERFACING TO MPU                                                | 17 |
|    | 5.15. Supply Voltage for LCD Drive                                      | 17 |
|    | 5.16.REGISTER IR (INSTRUCTION REGISTER) AND DR (DATA REGISTER)          | 20 |
|    | 5.17.Busy Flag (BF)                                                     | 20 |
|    | 5.18.ADDRESS COUNTER (AC)                                               | 20 |
|    | 5.19. Segment Data Direction                                            | 20 |
|    | 5.20.COMMON DATA DIRECTION                                              | 20 |
|    | 5.21.I/O PORT CONFIGURATION                                             | 20 |
| 6. | ELECTRICAL SPECIFICATIONS                                               | 21 |
|    | 6.1. ABSOLUTE MAXIMUM RATINGS                                           |    |
|    | 6.2. DC CHARACTERISTICS (VDD = 2.4V to 4.5V, $T_A = 25^{\circ}C$ )      |    |
|    | 6.3. DC CHARACTERISTICS (VDD = 4.5V to 5.5V, $T_A$ = 25 $^{\circ}$ C)   |    |
|    | 6.4. AC CHARACTERISTICS (VDD = 4.5V TO 5.5V, $T_A = 25^{\circ}C$ )      |    |
|    | 6.5. AC CHARACTERISTICS (VDD = 2.4V TO 4.5V, $T_A$ = 25°C)              |    |
|    | 6.6. WRITE MODE TIMING DIAGRAM (WRITING DATA FROM MPU TO SPLC782A)      | 24 |
|    | 6.7. READ MODE TIMING DIAGRAM (READING DATA FROM SPLC782A TO MPU)       | 24 |
| 7. | APPLICATION CIRCUITS                                                    | 25 |
|    | 7.1. INTERFACE TO MPU                                                   | 25 |
|    | 7.2. APPLICATIONS FOR LCD                                               | 25 |
| 8. | CHARACTER GENERATOR ROM                                                 | 32 |
|    | 8.1. SPLC782A - 16                                                      | 32 |





| 9. | PACKAGE/PAD LOCATIONS        | 33 |
|----|------------------------------|----|
|    | 9.1. PAD ASSIGNMENT          | 33 |
|    | 9.2. SPLC782A PAD DIMENSIONS | 33 |
|    | 9.3. Ordering Information    | 33 |
|    | 9.4. PAD LOCATIONS           | 34 |
| 10 | .DISCLAIMER                  | 36 |
| 11 | REVISION HISTORY             | 37 |



## 16COM/80SEG CONTROLLER/DRIVER

#### 1. GENERAL DESCRIPTION

The SPLC782A, a dot-matrix LCD controller and driver, is a low-power CMOS integrated circuit. The SPLC782A is capable of connecting with MPU for LCD application and easily to be used for designing the low-cost products.

#### 2. FEATURES

- Character generator ROM: 10880 bits
  - Character font 5 x 8 dots: 192 characters
  - Character font 5 x 10 dots: 64 characters
- 4 type CGROM mode, Max. 256 characters can be used.
- Character generator RAM: 512 bits
  - Character font 5 x 8 dots: 8 characters
  - Character font 5 x 10 dots: 4 characters

- Provide connecting to 4-bit or 8-bit MPU
- Direct driver for LCD: 16 COMs x 80 SEGs
- 80-channel Bi-Direction segment driver
- 16-channel Bi-direction common driver
- Duty factor (selected by program):
  - 1/8 duty: 1 line of 5 x 8 dots
  - 1/11 duty: 1 line of 5 x 10 dots
  - 1/16 duty: 2 lines of 5 x 8 dots / line
- LCD type-A, type-B waveform can be selected.
- Built-in power on automatic reset circuit
- \_\_\_\_\_
- Built-in oscillator circuit (with internal resistor)
- Built-in Bias resistor
- Support external clock operation
- Package form: Au bump chip

#### 3. BLOCK DIAGRAM





## 4. SIGNAL DESCRIPTIONS

| Mnemonic     | PIN No.    | Туре | Description                                                                             |  |  |  |  |  |  |
|--------------|------------|------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| VDD          | 19, 20, 28 | I    | Logic Power input                                                                       |  |  |  |  |  |  |
| VSS          | 11, 12, 37 | ı    | Ground                                                                                  |  |  |  |  |  |  |
| VPP          | 23, 24     | I    | LCD Voltage; V <sub>LCD</sub> = VPP - VSS                                               |  |  |  |  |  |  |
| V2           | 21         | ı    | LCD Bias Voltage Control.                                                               |  |  |  |  |  |  |
| V3           | 22         |      | Open for 1/5 Bias, Short for 1/4 Bias                                                   |  |  |  |  |  |  |
| E            | 27         | I    | It is a start signal to read data or write data.                                        |  |  |  |  |  |  |
| R/W          | 25         | I    | It is a signal to select read or write.                                                 |  |  |  |  |  |  |
|              |            |      | 1: Read, 0: Write.                                                                      |  |  |  |  |  |  |
| RS           | 26         | I    | It is a signal to select register.                                                      |  |  |  |  |  |  |
|              |            |      | 1: Data register (for read and write)                                                   |  |  |  |  |  |  |
|              |            |      | 0: Instruction register (for write),                                                    |  |  |  |  |  |  |
|              |            |      | Busy flag address counter (for read).                                                   |  |  |  |  |  |  |
| DB3 - DB0    | 32 - 29    | I/O  | Low-order 4 data bits                                                                   |  |  |  |  |  |  |
| DB7 - DB4    | 36 - 33    | I/O  | High-order 4 data bits                                                                  |  |  |  |  |  |  |
| SEG80 - SEG1 | 46 - 125   | 0    | Segment signals for LCD.                                                                |  |  |  |  |  |  |
| COM16 - COM9 | 45 - 38    | 0    | Common signals for LCD.                                                                 |  |  |  |  |  |  |
| COM8 - COM1  | 1 - 8      | 0    | Common signals for LCD.                                                                 |  |  |  |  |  |  |
| TYPE         | 14         | I    | LCD Alternate Signals.                                                                  |  |  |  |  |  |  |
|              |            |      | TYPE = 0: Type-A                                                                        |  |  |  |  |  |  |
|              |            |      | TYPE = 1: Type-B                                                                        |  |  |  |  |  |  |
| DIRC         | 15         | I    | Common Scan Direction                                                                   |  |  |  |  |  |  |
|              |            |      | DIRC = 0: COM1 $\rightarrow$ COM2 $\rightarrow$ $\rightarrow$ COM15 $\rightarrow$ COM16 |  |  |  |  |  |  |
|              |            |      | DIRC = 1: COM16 $\rightarrow$ COM15 $\rightarrow$ $\rightarrow$ COM2 $\rightarrow$ COM1 |  |  |  |  |  |  |
| SHL          | 16         | I    | Segment Shift Direction                                                                 |  |  |  |  |  |  |
|              |            |      | SHL = 0: SEG1 $\rightarrow$ SEG2 $\rightarrow$ $\rightarrow$ SEG79 $\rightarrow$ SEG80  |  |  |  |  |  |  |
|              |            |      | SHL = 1: SEG80 → SEG79 → → SEG2 → SEG1                                                  |  |  |  |  |  |  |
| MOD1         | 17         | I    | CGROM / CGRAM Mode Select                                                               |  |  |  |  |  |  |
| MOD0         | 18         |      | MODE1 MODE2 Function                                                                    |  |  |  |  |  |  |
|              |            |      | 1 1 \$00 - \$0F as CGRAM                                                                |  |  |  |  |  |  |
|              |            |      | 1 0 \$00 - \$07 as CGRAM, \$08 - \$0F as CGROM                                          |  |  |  |  |  |  |
|              |            |      | 0 1 \$00 - \$03 as CGRAM, \$04 - \$0F as CGROM                                          |  |  |  |  |  |  |
|              |            |      | 0 0 \$00 - \$0F as CGROM                                                                |  |  |  |  |  |  |
| OSC1         | 13         |      | For external clock operation, the clock is input to OSC1; Open for normal mode.         |  |  |  |  |  |  |
| CL2          | 10         | 0    | Test Mode Clock Output; Open for normal mode.                                           |  |  |  |  |  |  |
| D            | 9          | 0    | Test Mode Data Output; Open for normal mode.                                            |  |  |  |  |  |  |



#### 5. FUNCTIONAL DESCRIPTIONS

#### 5.1. Oscillator

The built-in RC oscillator generates suitable clock for SPLC782A operation.

## 5.2. Control and Display Instructions

Control and display instructions is shown as follows:

#### 5.2.1. Clear display

| Code 0 0 0 0 0 0 0 0 1 |      | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------------------------|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|                        | Code | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

It clears the whole display and sets display data RAM's address 0 in address counter.

#### 5.2.2. Return home

|      | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Code | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | x   |

X: Do not care (0 or 1)

It sets display data RAM's address 0 in address counter and display returns to its original position. The cursor or blink goes to the left edge of the display (to the 1st line if 2 lines are displayed). The content of the Display Data RAM does not change.

#### 5.2.3. Entry mode set

During writing and reading data, it sets cursor move direction and shifts the display.

| Code 0 0 0 0 0 0 0 1 I/D S |      | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----------------------------|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|                            | Code | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | I/D | S   |

I/D = 1: Increment, I/D = 0: Decrement.

S = 1: The display shift, S = 0: The display does not shift.

| S = 1 | I / D = 1 | It shifts the display to the left  |
|-------|-----------|------------------------------------|
| S = 1 | I / D = 0 | It shifts the display to the right |

#### 5.2.4. Display ON/OFF control

| F    | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Code | 0  | 0   | 0   | 0   | 0   | 0   | 1   | D   | С   | В   |

D = 1: Display on, D = 0: Display off C = 1: Cursor on, C = 0: Cursor off B = 1: Blinks on, B = 0: Blinks off



#### 5.2.5. Cursor or display shift

Without changing DD RAM's data, it can move cursor and shift display.

|      | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Code | 0  | 0   | 0   | 0   | 0   | 1   | S/C | R/L | Х   | Х   |



| S/C | R/L | Description                                                  | Address Counter |
|-----|-----|--------------------------------------------------------------|-----------------|
| 0   | 0   | Shift cursor to the left                                     | AC = AC - 1     |
| 0   | 1   | Shift cursor to the right                                    | AC = AC + 1     |
| 1   | 0   | Shift display to the left. Cursor follows the display shift  | AC = AC         |
| 1   | 1   | Shift display to the right. Cursor follows the display shift | AC = AC         |



#### 5.2.6. Function set

|      | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Code | 0  | 0   | 0   | 0   | 1   | DL  | Ν   | F   | Х   | х   |

X: Do not care (0 or 1)

DL: It sets interface data length.

DL = 1: Datas are transferred with 8-bit lengths (DB0 - DB7).

DL = 0: Datas are transferred with 4-bit lengths (DB4 - DB7).

(It requires two times to transfer data)

N: It sets the number of the display line.

N = 0: One-line display.

N = 1: Two-line display.

F: It sets the character font.

 $F = 0: 5 \times 8$  dots character font.

F = 1: 5 x 10 dots character font.

| N | F | No. of Display Lines | Character Font | <b>Duty Factor</b> |
|---|---|----------------------|----------------|--------------------|
| 0 | 0 | 1                    | 5 x 8 dots     | 1/8                |
| 0 | 1 | 1                    | 5 x 10 dots    | 1 / 11             |
| 1 | Х | 2                    | 5 x 8 dots     | 1 / 16             |

It cannot display two lines with 5 x 10 dot character font.

#### 5.2.7. Set character generator RAM address

|      | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Code | 0  | 0   | 0   | 1   | а   | а   | а   | а   | а   | а   |

It sets character generator RAM address (aaaaaa) $_2$  to the address counter. Character generator RAM data can read or write after this setting.

## 5.2.8. Set display data RAM address

|      | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Code | 0  | 0   | 1   | а   | а   | а   | а   | а   | а   | а   |

It sets display data RAM address (aaaaaaa) $_{2}$  to the address counter.

Display data RAM can read or write after this setting.

In one-line display (N = 0),

(aaaaaaa)<sub>2:</sub> (00)<sub>16</sub> - (4F)<sub>16.</sub>

In two-line display (N = 1),

 $(aaaaaaa)_{2:}\ (00)_{16}$  -  $(27)_{16}$  for the first line,

 $(aaaaaaa)_{2:}$   $(40)_{16}$  -  $(67)_{16}$  for the second line.

#### 5.2.9. Read busy flag and address

| Code 0 0 0 0 1 DL N F X | Χ | Code |
|-------------------------|---|------|

When (BF = 1) indicates that the system is busy now; it will not accept any instruction until no busy (BF = 0). At the same time, the address counter contents (aaaaaaa)<sub>2</sub> is read out.

# 5.2.10. Write data to character generator RAM or display data RAM

|      | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Code | 1  | 0   | d   | d   | d   | d   | d   | d   | d   | d   |

It writes data  $(dddddddd)_2$  to character generator RAM or display data RAM.

# 5.2.11. Read data from character generator RAM or display data RAM

|      | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Code | 1  | 1   | d   | d   | d   | d   | d   | d   | d   | d   |

It reads data  $(dddddddd)_2$  from character generator RAM or display data RAM.

To get the correct data readout is shown belows:

- 1). Set the address of the character generator RAM or display data RAM or shift the cursor instruction.
- 2). Send the "Read" instruction.



#### 5.3. Instruction Table

| Instruction                              |    |    | 1   | Ins | tructi | on Co | de  | 1   |     |     | Description                                                                                                                           | Execution time  |  |  |
|------------------------------------------|----|----|-----|-----|--------|-------|-----|-----|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|
| mstruction                               | RS | RW | DB7 | DB6 | DB5    | DB4   | DB3 | DB2 | DB1 | DB0 | Description                                                                                                                           | (fosc = 270KHz) |  |  |
| Clear Display                            | 0  | 0  | 0   | 0   | 0      | 0     | 0   | 0   | 0   | 1   | Write "20H" to DDRAM and set DDRAM address to "00H" from AC                                                                           | 1.52ms          |  |  |
| Return Home                              | 0  | 0  | 0   | 0   | 0      | 0     | 0   | 0   | 1   | 1   | Set DDRAM address to "00H" from AC and return cursor to its original position if shifted. The contents of DDRAM are not changed.      | 1.52ms          |  |  |
| Entry Mode<br>Set                        | 0  | 0  | 0   | 0   | 0      | 0     | 0   | 1   | I/D | S   | Assign cursor moving direction and enable the shift of entire display                                                                 | 38µs            |  |  |
| Display ON/<br>OFF Control               | 0  | 0  | 0   | 0   | 0      | 0     | 1   | D   | С   | В   | Set display(D), cursor(C), and blinking of cursor(B) on/off control bit.                                                              | 38µs            |  |  |
| Cursor or<br>Display Shift               | 0  | 0  | 0   | 0   | 0      | 1     | S/C | R/L | -   | 1   | Set cursor moving and display<br>shift control bit, and the direction,<br>without changing of DDRAM<br>data.                          | 38µs            |  |  |
| Function Set                             | 0  | 0  | 0   | 0   | 1      | DL    | N   | F   | -   |     | Set interface data length (DL: 8-bit/4-bit), numbers of display line (N: 2-line/1-line) and, display font type (F:5x10 dots/5x8 dots) | 38µs            |  |  |
| Set CGRAM<br>Address                     | 0  | 0  | 0   | 1   | AC5    | AC4   | AC3 | AC2 | AC1 | AC0 | Set CGRAM address in address counter.                                                                                                 | 38μs            |  |  |
| Set DDRAM<br>Address                     | 0  | 0  | 1   | AC6 | AC5    | AC4   | AC3 | AC2 | AC1 | AC0 | Set DDRAM address in address counter                                                                                                  | 38µs            |  |  |
| Read Busy Flag<br>and Address<br>Counter | 0  | 1  | BF  | AC6 | AC5    | AC4   | AC3 | AC2 | AC1 | AC0 | Whether during internal operation or not can be known by reading BF. The contents of address counter can also be read.                |                 |  |  |
| Write Data to                            | 1  | 0  | D7  | D6  | D5     | D4    | D3  | D2  | D1  | D0  | Write data into internal RAM (DDRAM/CGRAM).                                                                                           | 38µs            |  |  |
| Read Data from RAM                       | 1  | 1  | D7  | D6  | D5     | D4    | D3  | D2  | D1  | D0  | Read data from internal RAM (DDRAM/CGRAM).                                                                                            | 38µs            |  |  |

Note: "--": don't care



## 5.4. 8-Bit Operation and 16-Digit 1-Line Display (Using Internal Reset)

| NO. | о-ын Operation and 16-ыди 1-шпе L                                        | Display   | Operation                                                                                                                         |
|-----|--------------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------|
|     | Power on. (SPLC782A starts initializing)                                 | Diopidy   | Power on reset. No display.                                                                                                       |
|     | Function set  RS RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0  0 0 0 0 1 1 0 0 X X |           | Set to 8-bit operation and select 1-line display line and character font.                                                         |
| 3   | Display on / off control  0 0 0 0 0 0 1 1 1 0                            | _         | Display on. Cursor appear.                                                                                                        |
| 4   | Entry mode set  0 0 0 0 0 0 0 0 1 1 0                                    |           | Increase address by one.  It will shift the cursor to the right when writing to the DD RAM/CG RAM.  Now the display has no shift. |
| 5   | Write data to CG RAM / DD RAM  1 0 0 1 0 1 0 1 1 1 1                     |           | Write " W ".  The cursor is incremented by one and shifted to the right.                                                          |
| 6   | Write data to CG RAM / DD RAM  1 0 0 1 0 0 0 1 0 1 0 1                   | WE_       | Write " E ".  The cursor is incremented by one and shifted to the right.                                                          |
| 7   | :                                                                        | :         |                                                                                                                                   |
| 8   | Write data to CG RAM / DD RAM  1 0 0 1 0 0 0 1 0 1                       | WELCOME_  | Write " E ".  The cursor is incremented by one and shifted to the right.                                                          |
| 9   | Entry mode set  0 0 0 0 0 0 0 1 1 1                                      | WELCOME_  | Set mode for display shift when writing                                                                                           |
| 10  | Write data to CG RAM / DD RAM  1 0 0 0 1 0 0 0 0 0 0                     | ELCOME _  | Write " "(space).  The cursor is incremented by one and shifted to the right.                                                     |
| 11  | Write data to CG RAM / DD RAM  1 0 0 1 0 0 0 0 1 1                       | LCOME C_  | Write " C ".  The cursor is incremented by one and shifted to the right.                                                          |
| 12  | :                                                                        | :         |                                                                                                                                   |
| 13  | Write data to CG RAM / DD RAM  1 0 0 1 0 1 1 0 0 1                       | COMPAMY _ | Write " Y ".  The cursor is incremented by one and shifted to the right.                                                          |
| 14  | Cursor or display shift  0 0 0 0 0 1 0 0 x x                             | COMPAMY _ | Only shift the cursor's position to the left (Y).                                                                                 |
| 15  | Cursor or display shift  0 0 0 0 0 0 1 0 0 X X                           | COMPAMY _ | Only shift the cursor's position to the left (M).                                                                                 |
| 16  | Write data to CG RAM / DD RAM  1 0 0 1 0 0 1 1 0 0 1 0 0 0 0 0 0 0 0     | COMPAMY _ | Write " N ". The display moves to the left.                                                                                       |
| 17  | Cursor or display shift  0 0 0 0 0 0 1 1 1 X X                           | COMPAMY _ | Shift the display and the cursor's position to the right.                                                                         |
| 18  | Cursor or display shift  0 0 0 0 0 0 1 0 1 X X                           | COMPAMY _ | Shift the display and the cursor's position to the right.                                                                         |
| 19  | Write data to CG RAM / DD RAM  1 0 0 1 0 0 0 0 0 0 0 0                   | OMPANY _  | Write " " (space).  The cursor is incremented by one and shifted to the right.                                                    |
| 20  | :                                                                        | :         |                                                                                                                                   |
| 21  | Return home  0 0 0 0 0 0 0 0 1 0                                         | WELCOME _ | Both the display and the cursor return to the original position (address 0).                                                      |



## 5.5. 4-Bit Operation and 16-Digit 1-Line Display (Using Internal Reset)

| NO. | Instruction                                             | Display | Operation                                                                                                                         |
|-----|---------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------|
| 1   | Power on. (SPLC782A starts initializing)                |         | Power on reset. No display.                                                                                                       |
| 2   | Function set  RS RW DB7 DB6 DB5 DB4  0 0 0 0 1 0        |         | Set to 4-bit operation.                                                                                                           |
| 3   | Function set  0 0 0 0 1 0  0 0 0 X X                    |         | Set to 4-bit operation and select 1-line display line and character font.                                                         |
| 4   | Display on / off control  0 0 0 0 0 0 0  0 0 1 1 1 0    | _       | Display on. Cursor appears.                                                                                                       |
| 5   | Entry mode set  0 0 0 0 0 0 0  0 0 1 1 0                | _       | Increase address by one.  It will shift the cursor to the right when writing to the DD RAM/CG RAM.  Now the display has no shift. |
| 6   | Write data to CG RAM / DD RAM  1 0 0 1 0 1  1 0 0 1 1 1 | W_      | Write " W ".  The cursor is incremented by one and shifted to the right.                                                          |

## 5.6. 8-Bit Operation and 16-Digit 2-Line Display (Using Internal Reset)

| NO. | Instruction                                                               | Display             | Operation                                                                                                                       |
|-----|---------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 1   | Power on. (SPLC782A starts initializing)                                  |                     | Power on reset. No display.                                                                                                     |
| 2   | Function set  RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0  0 0 0 1 1 1 1 0 X X |                     | Set to 8-bit operation and select 2-line display line and 5 $\times$ 7 dot character font.                                      |
| 3   | Display on / off control  0 0 0 0 0 0 0 1 1 0 0                           | _                   | Display on. Cursor appear.                                                                                                      |
| 4   | Entry mode set  0 0 0 0 0 0 0 0 1 1 0                                     | _                   | Increase address by one. It will shift the cursor to the right when writing to the DD RAM/CG RAM. Now the display has no shift. |
| 5   | Write data to CG RAM / DD RAM  1 0 0 1 0 1 0 1 1 1 1                      | W                   | Write " W ".  The cursor is incremented by one and shifted to the right.                                                        |
| 6   | :                                                                         | :                   |                                                                                                                                 |
| 7   | Write data to CG RAM / DD RAM  1 0 0 1 0 0 0 1 0 1                        | WELCOME_            | Write " E ".  The cursor is incremented by one and shifted to the right.                                                        |
| 8   | Set DD RAM address  0 0 1 1 0 0 0 0 0 0 0                                 | WELCOME _           | It sets DD RAM's address.  The cursor is moved to the beginning position of the 2nd line.                                       |
| 9   | Write data to CG RAM / DD RAM  1 0 0 1 0 1 0 1 0 0 0                      | WELCOME<br>T_       | Write " T ".  The cursor is incremented by one and shifted to the right.                                                        |
| 10  | Write data to CG RAM / DD RAM  1 0 0 1 0 1 0 1 0 0 0                      | WELCOME<br>TO PART_ | Write " T ".  The cursor is incremented by one and shifted to the right.                                                        |
| 11  | Write data to CG RAM / DD RAM  1 0 0 1 0 1 0 1 0 0 0                      | WELCOME<br>TO PART_ | Write " T ".  The cursor is incremented by one and shifted to the right.                                                        |



| NO. | Instruction                                        | Display             | Operation                                                                    |
|-----|----------------------------------------------------|---------------------|------------------------------------------------------------------------------|
| 12  | Entry mode set  0 0 0 0 0 0 0 1 1 1                | WELCOME<br>TO PART_ | When writing, it sets mode for the display shift.                            |
| 13  | Write data to CG RAM / DD RAM  1 0 0 1 0 1 1 0 0 1 | ELCOME<br>O PARTY_  | Write " Y ".  The cursor is incremented by one and shifted to the right.     |
| 14  | :                                                  | :                   |                                                                              |
| 15  | Return home  0 0 0 0 0 0 0 0 1 0                   | WELCOME<br>TO PARTY | Both the display and the cursor return to the original position (address 0). |

#### 5.7. Reset Function

At power on, it starts the internal auto-reset circuit and executes the initial instructions. There are the initial procedures shown as belows:









#### 5.8. Display Data RAM (DD RAM)

The DD RAM stores display data and its RAM size is 80 bytes. The area in DD RAM that is not used for display can be used as a general data RAM. Its address is set in the address counter.

There are the relations between the display data RAM's address and the LCD's position shown belows.



#### 5.9. Timing Generation Circuit

The timing generation circuit can generate needed timing signals to the internal circuits. To prevent the internal timing interface, the MPU access timing and the RAM access timing are separately generated.

#### 5.10. LCD Driver Circuit

There are 16 commons x 80 segments signal drivers in the LCD driver circuit. When a program specifies the character fonts and line numbers, the corresponding common signals will output drive waveforms and the others still output unselected waveforms.

#### 5.11. Character Generator ROM (CG ROM)

Using 8-bit character code, the character generator ROM generates  $5 \times 8$  dot or  $5 \times 10$  dot character patterns. It also can generate  $160 \times 5 \times 8$  dot character patterns and  $32 \times 5 \times 10$  dot character patterns.

#### 5.12. Character Generator RAM (CG RAM)

Using the programs, users can easily change the character patterns in the character generator RAM. It can be written with 5 x 8 dots, 8 character patterns or written with 5 x 10 dots, 4 character patterns.



Here are the SPLC782A's character patterns shown as belows:

Correspondence between Character Codes and Character Patterns.

|                                                       |      |                  |      | Hig  | her 4 | bit (D | 7 to I | 04) to | Chara | cter C      | ode (F    | lexad | ecima | 1)   |      |      |      |
|-------------------------------------------------------|------|------------------|------|------|-------|--------|--------|--------|-------|-------------|-----------|-------|-------|------|------|------|------|
|                                                       |      | 0000             | 0001 | 0010 | 0011  | 0100   | 0101   | 0110   | 0111  | 1000        | 1001      | 1010  | 1011  | 1100 | 1101 | 1110 | 1111 |
|                                                       | 0000 | CG<br>RAM<br>(1) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
|                                                       | 0001 | CG<br>RAM<br>(2) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
|                                                       | 0010 | CG<br>RAM<br>(3) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
|                                                       | 0011 | CG<br>RAM<br>(4) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
| (Jr                                                   | 0100 | CG<br>RAM<br>(5) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
| xadecima                                              | 0101 | CG<br>RAM<br>(6) |      |      |       |        |        |        |       | : <u>:</u>  |           |       |       |      |      |      |      |
| Code (He                                              | 0110 | CG<br>RAM<br>(7) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
| ower 4-bit (D3 to D0) to Character Code (Hexadecimal) | 0111 | CG<br>RAM<br>(8) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
| D0) to C                                              | 1000 | CG<br>RAM<br>(1) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
| bit (D3 to                                            | 1001 | CG<br>RAM<br>(2) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
| Lower 4-                                              | 1010 | CG<br>RAM<br>(3) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
|                                                       | 1011 | CG<br>RAM<br>(4) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
|                                                       | 1100 | CG<br>RAM<br>(5) |      |      |       |        |        |        |       |             |           |       |       |      | шш   |      |      |
|                                                       | 1101 | CG<br>RAM<br>(6) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
|                                                       | 1110 | CG<br>RAM<br>(7) |      |      |       |        |        |        |       |             |           |       |       |      |      |      |      |
|                                                       | 1111 | CG<br>RAM        |      |      |       |        |        |        |       | $ \otimes $ | $\approx$ |       |       |      |      |      |      |



The relations between character generator RAM addresses, character generator RAM data (character patterns) and character codes are shown as belows:

5.12.1. 5 x 8 dot character patterns

|    |    | Cha<br>( DD |    |    | ode<br>ata) |    |    |    |    | CG I<br>Add |    |    |    |     |          |    |    | r Pat<br>M Da |    |    |    |                        |
|----|----|-------------|----|----|-------------|----|----|----|----|-------------|----|----|----|-----|----------|----|----|---------------|----|----|----|------------------------|
| b7 | b6 | b5          | b4 | b3 | b2          | b1 | b0 | b5 | b4 | b3          | b2 | b1 | b0 | b7  | b6       | b5 | b4 | b3            | b2 | b1 | b0 |                        |
|    |    |             |    |    |             |    |    |    |    |             | 0  | 0  | 0  |     |          |    | 1  | 1             | 1  | 1  | 1  |                        |
|    |    |             |    |    |             |    |    |    |    | 1//         | 0  | 0  | 1  |     |          |    | 0  | 0             | 1  | 0  | 0  | Character              |
|    |    |             |    |    |             |    |    |    |    |             | 0  | 1  | 0  |     |          |    | 0  | 0             | 1  | 0  | 0  | Pattern                |
| 0  | 0  | 0           | 0  | X  | 0           | 0  | 6  | 0  | 0  | 0           | 0  | 1  | 1  |     |          |    | 0  | 0             | 1  | 0  | 0  | Example (1)            |
| "  | "  | "           | ١  | ^  |             | // |    |    | // | 1//         | 1  | 0  | 0  | X   |          |    | 0  | 0             | 1  | 0  | 0  |                        |
|    |    |             |    |    |             |    |    |    |    | ///         | 1  | 0  | 1  | ΞΞΙ |          |    | 0  | 0             | 1  | 0  | 0  |                        |
|    |    |             |    |    |             |    |    |    |    | 1//         | 1  | 1  | 0  |     | X        | X  | 0  | 0             | 1  | 0  | 0  | Cursor<br>Position     |
|    |    |             |    |    |             |    |    |    |    |             | 1  | 1  | 1  | = = |          | ΞΞ | 0  | 0             | 0  | 0  | 0  | → Position             |
|    |    |             |    |    |             |    |    |    |    |             | 0  | 0  | 0  |     |          |    | 0  | 1             | 1  | 1  | 0  |                        |
|    |    |             |    |    |             |    |    |    |    |             | 0  | 0  | 1  |     |          |    | 0  | 0             | 1  | 0  | 0  | Character              |
|    |    |             |    |    |             |    |    |    |    |             | 0  | 1  | 0  |     |          |    | 0  | 0             | 1  | 0  | 0  | Pattern<br>Example (2) |
| 0  | 0  | 0           | 0  | X  | 0           | 0  | 1  | 6  | 0  | 1/1/        | 0  | 1  | 1  | X.  | <br>-X   | X  | 0  | 0             | 1  | 0  | 0  | Example (2)            |
|    |    |             |    |    |             |    |    |    |    |             | 1  | 0  | 0  |     | <b>X</b> | X  | 0  | 0             | 1  | 0  | 0  |                        |
|    |    |             |    |    |             |    |    |    |    |             | 1  | 0  | 1  |     |          |    | 0  | 0             | 1  | 0  | 0  |                        |
|    |    |             |    |    |             |    |    |    |    |             | 1  | 1  | 0  |     |          |    | 0  | 1             | 1  | 1  | 0  |                        |
|    |    |             |    |    |             |    |    |    |    |             | 1  | 1  | 1  |     |          | Ξ  | 0  | 0             | 0  | 0  | 0  |                        |
|    | _  |             |    |    |             |    |    |    |    |             |    |    |    |     |          |    | _  |               | _  | _  | /  |                        |

Note1: It means that the bit0~2 of the character code correspond to the bit3~5 of the CG RAM address.

Note2: 🛅 These areas are not used for display, but can be used for the general data RAM.

 $\textbf{Note3:} \ \textbf{When all of the bit 4-7 of the character code are 0, CG RAM character patterns are selected.}$ 

Note4: " 1 ": Selected, " 0 " : No selected , " X " : Do not care (0 or 1).

Note5: For example (1), set character code (b2 = b1 = b0 = 0, b3 = 0 or 1, b7-b4 = 0) to display "T". That means character code (00) 16,and (08) 16 can

display "T" character.

Note6: The bits 0-2 of the character code RAM is the character pattern line position. The 8th line is the cursor position and display is formed by logical OR with the cursor.



#### 5.12.2. 5 X 10 dot character patterns

|    |    | Cha<br>( DD |    |    | Code<br>Oata |    |    |    | CG RAM<br>Address |    |    |    | Character Patterns<br>( CG RAM Data ) |      |          |    |     |          |    |          |     |             |
|----|----|-------------|----|----|--------------|----|----|----|-------------------|----|----|----|---------------------------------------|------|----------|----|-----|----------|----|----------|-----|-------------|
| b7 | b6 | b5          | b4 | b3 | b2           | b1 | b0 | b5 | b4                | b3 | b2 | b1 | b0                                    | b7   | b6       | b5 | b4  | b3       | b2 | b1       | b0  |             |
|    |    |             |    |    |              |    |    |    |                   | 0  | 0  | 0  | 0                                     |      |          |    | 1   | 0        | 0  | 0        | 1   |             |
|    |    |             |    |    |              |    |    |    |                   | 0  | 0  | 0  | 1                                     |      |          |    | 1   | 0        | 0  | 0        | 1   | Character   |
|    |    |             |    |    |              |    |    |    |                   | 0  | 0  | 1  | 0                                     |      |          |    | 1   | 0        | 0  | 0        | 1   | Pattern     |
|    |    |             |    |    |              |    |    |    |                   | 0  | 0  | 1  | 1                                     |      |          |    | 1   | 0        | 0  | 0        | 1   | Example (1) |
|    |    |             |    |    |              |    |    |    |                   | 0  | 1  | 0  | 0                                     |      |          |    | 1   | 0        | 0  | 0        | 1   |             |
| 0  | 0  | 0           | 0  | Х  | 0            | 0  | Х  | 0  | 0                 | 0  | 1  | 0  | 1                                     | X    | <u>X</u> |    | 1   | 0        | 0  | 0        | 1   |             |
|    |    |             |    |    |              |    |    |    |                   | 0  | 1  | 1  | 0                                     |      |          |    | 1   | 0        | 0  | 0        | 1   |             |
|    |    |             |    |    |              |    |    |    |                   | 0  | 1  | 1  | 1                                     |      |          |    | 1   | 0        | 0  | 0        | 1   |             |
|    |    |             |    |    |              |    |    |    |                   | 1  | 0  | 0  | 0                                     |      |          |    | 1   | 0        | 0  | 0        | 1   | Cursor      |
|    |    |             |    |    |              |    |    |    |                   | 1  | 0  | 0  | 1                                     |      |          |    | 1   | 1        | 1  | 1        | 1   | Position    |
|    |    |             |    |    |              |    |    |    |                   | 1  | 0  | 1  | 0                                     |      |          |    | 0   | 0        | 0  | 0        | 0   | <b>←</b>    |
|    |    |             |    |    |              |    |    |    |                   | 1  | 0  | 1  | 1                                     |      |          |    |     |          |    |          |     |             |
|    |    |             |    |    |              |    |    |    |                   | 1  | 1  | 0  | 0                                     | = =  |          |    | = = |          |    |          |     |             |
|    |    |             |    |    |              |    |    |    |                   | 1  | 1  | 0  | 1                                     | X    | <b>X</b> | X  | X   | <b>X</b> | X  | <u>X</u> | X   |             |
|    |    |             |    |    |              |    |    |    |                   | 1  | 1  | 1  | 0                                     |      |          |    |     |          |    |          | = = |             |
|    |    |             |    |    |              |    |    |    |                   | 1  | 1  | 1  | 1                                     | = =  | ΞΞ       |    |     | = =      |    | ==       | Ξ   |             |
|    |    |             |    |    |              |    |    |    |                   |    |    | _  |                                       | <br> |          |    |     |          | _  | _        |     |             |
| _  | _  |             |    |    |              |    |    |    |                   |    | /  |    |                                       |      |          |    |     |          |    |          | \   |             |

Note1: It means that the bit1~2 of the character code correspond to the bit4~5 of the CG RAM address.

Note2: These areas are not used for display, but can be used for the general data RAM.

Note3: When all of the bit4-7 of the character code are 0, CG RAM character patterns are selected.

Note4: " 1 ": Selected, " 0 ": No selected, " X ": Do not care (0 or 1).

Note5: For example (1), set character code (b2 = b1 = 0, b3 = b0 = 0 or 1, b7-b4 = 0) to display "U". That means all of the character codes (00) 16, (01) 16, (08) 16,and (09) 16 can display "U" character.

Note6: The bits 0-3 of the character code RAM is the character pattern line position. The 11th line is the cursor position and display is formed by logical OR with the cursor.



#### 5.13. Cursor/Blink Control Circuit

It can generate the cursor or blink in the cursor / blink control circuit. The cursor or the blink appears in the digit at the display data RAM address set in the address counter.

When the address counter is (07)  $_{16}$ , the cursor's position is shown as follows:



#### 5.14. Interfacing to MPU

There are two types of data operations: 4-bit operation and 8-bit operation. Using 4-bit MPU, the interfacing 4-bit data is transferred by 4 bus lines (for 8-bit operation, DB7 to DB4). The bus lines of DB0 - DB3 are not used. Using 4-bit MPU to interface 8-bit data needs two times. First, the higher 4-bit data is transferred by 4-busline (for 8-bit operation, DB7 to DB4). Secondly, the lower 4-bit data is transferred by 4 bus lines (for 8-bit operation, DB3 to DB0). Using 8-bit MPU, the interfacing 8-bit data is transferred by 8 bus lines (DB0 - DB7).

#### 5.15. Supply Voltage for LCD Drive

LCD bias can be selected by open/short V2 and V3 pins.

| Duty Factor       | 1/8, 1/11 | 1/16 |
|-------------------|-----------|------|
| Supply<br>Voltage | 1/4       | 1/5  |
| V2, V3            | Short     | Open |





#### 5.15.1. The relations between LCD frame's frequency and oscillator's frequency

(Assume the oscillation frequency is 250KHz, 1 clock cycle time =  $4.0 \mu s$ )

#### 5.15.2. 1/8 Duty, type-A waveform



#### 5.15.3. 1/11 Duty, type-A waveform



#### 5.15.4. 1/16 Duty, type-A waveform



18



#### 5.15.5. 1/8 Duty, type-B waveform



## 5.15.6. 1/11 Duty, type-B waveform



### 5.15.7. 1/16 Duty, type-B waveform





# 5.16. Register --- IR (Instruction Register) and DR (Data Register)

SPLC782A has two 8-bit registers - IR (instruction register) and DR (data register). In the followings, we can use the combinations of the RS pin and the R/W pin to select the IR and DR.

| RS | R/W | Operation                                     |  |  |  |  |  |  |  |
|----|-----|-----------------------------------------------|--|--|--|--|--|--|--|
| 0  | 0   | IR write (Display clear, etc.)                |  |  |  |  |  |  |  |
| 0  | 1   | Read busy flag (DB7) and address counter      |  |  |  |  |  |  |  |
|    |     | (DB0 - DB6)                                   |  |  |  |  |  |  |  |
| 1  | 0   | DR write (DR to Display data RAM or Character |  |  |  |  |  |  |  |
|    |     | generator RAM)                                |  |  |  |  |  |  |  |
| 1  | 1   | DR read (Display data RAM or Character        |  |  |  |  |  |  |  |
|    |     | generator RAM to DR)                          |  |  |  |  |  |  |  |

#### 5.17. Busy Flag (BF)

When RS = 0 and R/W = 1, the busy flag is output to DB7. As the busy flag = 1, SPLC782A is in busy state and does not accept any instructions until the busy flag = 0.

#### 5.18. Address Counter (AC)

The address counter assigns addresses to display data RAM and character generator RAM. When an instruction for address is written in IR, the address information is sent from IR to AC. After writing into (or reading from)display data RAM or character generator RAM, AC is automatically incremented by +1 (or decremented by -1). AC contents are output to DB0 - DB6 when RS = 0 and R/W = 1.

#### 5.19. Segment Data Direction

SHL is the segment data shift direction control pin.

LCD data is shifted from SEG1 to SEG80 by connecting SHL to VSS, and is reversed by connecting SHL to VDD.

#### 5.20. Common Data Direction

TYPE is the common data shift direction control pin.

LCD common scan sequence from COM1 to COM16 by connecting TYPE to VSS, and is reversed by connecting TYPE to VDD.

#### 5.21. I/O Port Configuration

#### 5.21.1. Input port: E



### 5.21.2. Input port: R/W, RS



#### 5.21.3. Output port: CL2, D



#### 5.21.4. Input / Output port: DB0 - DB7





#### 6. ELECTRICAL SPECIFICATIONS

## 6.1. Absolute Maximum Ratings

| Characteristics       | Symbol           | Ratings              |
|-----------------------|------------------|----------------------|
| Operating Voltage     | VDD              | -0.3V to +7.0V       |
| Driver Supply Voltage | $V_{PP}$         | VDD-0.3V to VDD+7.0V |
| Input Voltage Range   | V <sub>IN</sub>  | -0.3V to VDD + 0.3V  |
| Operating Temperature | T <sub>A</sub>   | -20°C to +75°C       |
| Storage Temperature   | T <sub>STO</sub> | -55℃ to +125℃        |

**Note:** Stresses beyond those given in the Absolute Maximum Rating table may cause operational errors or damage to the device. For normal operational conditions see AC/DC Electrical Characteristics.

## 6.2. DC Characteristics (VDD = 2.4V to 4.5V, $T_A$ = 25°C)

|                           |                  |      | Limit |      |      |                                            |  |
|---------------------------|------------------|------|-------|------|------|--------------------------------------------|--|
| Characteristics           | Symbol           | Min. | Тур.  | Max. | Unit | Test Condition                             |  |
| Operating Voltage         | VDD              | 2.4  | -     | 4.5  | V    |                                            |  |
| Operating Current         | I <sub>DD</sub>  | -    | 0.8   | 1.0  | mA   | Internal clock (Note)                      |  |
| Input High Voltage        | V <sub>IH1</sub> | 2.2  | -     | VDD  | V    | D: (F DO DAY DDO DDZ)                      |  |
| Input Low Voltage         | V <sub>IL1</sub> | -0.3 | -     | 0.6  | V    | Pins:(E, RS, R/W, DB0 - DB7)               |  |
| Input High Current        | I <sub>IH</sub>  | -    | -     | 2.0  | μА   | Pins: (RS, R/W, DB0 - DB7)                 |  |
| Input Low Current         | I <sub>IL</sub>  | -5.0 | -30   | -60  | μА   | VDD = 3.0V                                 |  |
| Output High Voltage (TTL) | V <sub>OH1</sub> | 2.2  | -     | VDD  | V    | I <sub>OH</sub> = - 0.1mA, Pins: DB0 - DB7 |  |
| Output Low Voltage (TTL)  | V <sub>OL1</sub> | -    | -     | 0.4  | V    | I <sub>OL</sub> = 0.1mA, Pins: DB0 - DB7   |  |
|                           | $V_{DCOM}$       | -    | -     | 1.0  | V    | I <sub>O</sub> = 0.1mA, Pins: COM1 - COM16 |  |
| Voltage Drop              | $V_{DSEG}$       | -    | -     | 1.0  | V    | I <sub>O</sub> = 0.1mA, Pins: SEG1 - SEG80 |  |
| LCD Voltage               | $V_{PP}$         | 4.0  | -     | 6.0  | V    | 1/4 bias or 1/5 bias                       |  |

Note: Pin E = "L", RS, R/W, DB0 - DB7 are open, all outputs are no loads.

## 6.3. DC Characteristics (VDD = 4.5V to 5.5V, $T_A$ = 25°C)

| 21                        |                  |      | Limit     |      |      | Took Condition                             |  |
|---------------------------|------------------|------|-----------|------|------|--------------------------------------------|--|
| Characteristics           | Symbol           | Min. | Min. Typ. |      | Unit | Test Condition                             |  |
| Operating Voltage         | VDD              | 4.5  | -         | 5.5  | V    |                                            |  |
| Operating Current         | I <sub>DD</sub>  | -    | 0.8       | 1.0  | mA   | Internal clock (Note)                      |  |
| Input High Voltage        | $V_{\rm IH1}$    | 2.2  | -         | VDD  | V    | D: (5 DO DAY DDO DD7)                      |  |
| Input Low Voltage         | V <sub>IL1</sub> | -0.3 | -         | 0.6  | V    | Pins:(E, RS, R/W, DB0 - DB7)               |  |
| Input High Current        | I <sub>IH</sub>  | -    | -         | 2.0  | μА   | Pins: (RS, R/W, DB0 - DB7)                 |  |
| Input Low Current         | I <sub>IL</sub>  | -30  | -80       | -125 | μА   | VDD = 5.0V                                 |  |
| Output High Voltage (TTL) | V <sub>OH1</sub> | 2.2  | -         | VDD  | V    | I <sub>OH</sub> = - 0.1mA, Pins: DB0 - DB7 |  |
| Output Low Voltage (TTL)  | $V_{OL1}$        | -    | -         | 0.4  | V    | I <sub>OL</sub> = 0.1mA, Pins: DB0 - DB7   |  |
|                           | $V_{DCOM}$       | -    | -         | 1.0  | V    | I <sub>O</sub> = 0.1mA, Pins: COM1 - COM16 |  |
| Voltage Drop              | $V_{DSEG}$       | -    | -         | 1.0  | V    | I <sub>O</sub> = 0.1mA, Pins: SEG1 - SEG80 |  |
| LCD Voltage               | $V_{PP}$         | 4.0  | -         | 6.0  | V    | 1/4 bias or 1/5 bias                       |  |

Note: Pin E = "L", RS, R/W, DB0 - DB7 are open, all outputs are no loads.

JUL. 27, 2001



## 6.4. AC Characteristics (VDD = 4.5V to 5.5V, $T_A$ = 25 $^{\circ}$ C)

#### 6.4.1. Internal clock operation

| <b>2</b> 1      |                   |      | Limit |      |      |
|-----------------|-------------------|------|-------|------|------|
| Characteristics | Symbol            | Min. | Тур.  | Max. | Unit |
| OSC Frequency   | F <sub>osc1</sub> | 190  | 270   | 350  | KHz  |

#### 6.4.2. LCD bias resistor

| 21              |         |      | Limit | 1114 |       |
|-----------------|---------|------|-------|------|-------|
| Characteristics | Symbol  | Min. | Тур.  | Max. | Unit  |
| Bias Resistor   | R1 - R5 | 3.0  | 5.0   | 7.0  | K-ohm |

## 6.4.3. Write mode (Writing data from MPU to SPLC782A)

| Observantanistiss  | Cumbal                          |      | Limit     |    | 1124 | To ad O and diding |  |
|--------------------|---------------------------------|------|-----------|----|------|--------------------|--|
| Characteristics    | Symbol                          | Min. | Min. Typ. |    | Unit | Test Condition     |  |
| E Cycle Time       | t <sub>C</sub>                  | 500  | -         | -  | ns   | Pin E              |  |
| E Pulse Width      | t <sub>PW</sub>                 | 230  | -         | -  | ns   | Pin E              |  |
| E Rise/Fall Time   | t <sub>R</sub> , t <sub>F</sub> | -    | -         | 20 | ns   | Pin E              |  |
| Address Setup Time | t <sub>SP1</sub>                | 40   | -         | -  | ns   | Pins: RS, R/W, E   |  |
| Address Hold Time  | t <sub>HD1</sub>                | 10   | -         | -  | ns   | Pins: RS, R/W, E   |  |
| Data Setup Time    | t <sub>SP2</sub>                | 80   | -         | -  | ns   | Pins: DB0 - DB7    |  |
| Data Hold Time     | t <sub>HD2</sub>                | 10   | -         | -  | ns   | Pins: DB0 - DB7    |  |

## 6.4.4. Read mode (Reading Data from SPLC782A to MPU)

| 01                     | Symbol           |           | Limit |      |      | T 10 III         |  |
|------------------------|------------------|-----------|-------|------|------|------------------|--|
| Characteristics        | Symbol           | Min. Typ. |       | Max. | Unit | Test Condition   |  |
| E Cycle Time           | t <sub>C</sub>   | 500       | -     | -    | ns   | Pin E            |  |
| E Pulse Width          | t <sub>w</sub>   | 230       | -     | -    | ns   | Pin E            |  |
| E Rise/Fall Time       | $t_R$ , $t_F$    | -         | -     | 20   | ns   | Pin E            |  |
| Address Setup Time     | t <sub>SP1</sub> | 40        | -     | -    | ns   | Pins: RS, R/W, E |  |
| Address Hold Time      | t <sub>HD1</sub> | 10        | -     | -    | ns   | Pins: RS, R/W, E |  |
| Data Output Delay Time | $t_{D}$          | -         | -     | 160  | ns   | Pins: DB0 - DB7  |  |
| Data hold time         | t <sub>HD2</sub> | 5         | _     | -    | ns   | Pins: DB0 - DB7  |  |



## 6.5. AC Characteristics (VDD = 2.4V to 4.5V, $T_A$ = 25°C)

## 6.5.1. Internal clock operation

| 01              |                   |      | Limit | 11-4 |      |
|-----------------|-------------------|------|-------|------|------|
| Characteristics | Symbol            | Min. | Тур.  | Max. | Unit |
| OSC Frequency   | F <sub>osc1</sub> | 190  | 270   | 350  | KHz  |

#### 6.5.2. LCD bias resistor

| Observa standation | Oh. al  |      | Limit         | - Unit |       |
|--------------------|---------|------|---------------|--------|-------|
| Characteristics    | Symbol  | Min. | Min. Typ. Max |        |       |
| Bias Resistor      | R1 - R5 | 3.0  | 5.0           | 7.0    | K-ohm |

## 6.5.3. Write mode (Writing data from MPU to SPLC782A)

| Oh ava ata viation |                                 |      | Limit |      | 11-24 | Test Condition   |  |
|--------------------|---------------------------------|------|-------|------|-------|------------------|--|
| Characteristics    | Symbol                          | Min. | Тур.  | Max. | Unit  |                  |  |
| E Cycle Time       | t <sub>C</sub>                  | 1000 | -     | -    | ns    | Pin E            |  |
| E Pulse Width      | t <sub>PW</sub>                 | 450  | -     | -    | ns    | Pin E            |  |
| E Rise/Fall Time   | t <sub>R</sub> , t <sub>F</sub> | -    | -     | 25   | ns    | Pin E            |  |
| Address Setup Time | t <sub>SP1</sub>                | 60   | -     | -    | ns    | Pins: RS, R/W, E |  |
| Address Hold Time  | t <sub>HD1</sub>                | 20   | -     | -    | ns    | Pins: RS, R/W, E |  |
| Data Setup Time    | t <sub>SP2</sub>                | 195  | -     | -    | ns    | Pins: DB0 - DB7  |  |
| Data Hold Time     | t <sub>HD2</sub>                | 10   | -     | -    | ns    | Pins: DB0 - DB7  |  |

## 6.5.4. Read mode (Reading data from SPLC782A to MPU)

| Chavestavistics        | Symbol                     |      | Limit |      | 11-4 | Test Condition   |  |
|------------------------|----------------------------|------|-------|------|------|------------------|--|
| Characteristics        |                            | Min. | Тур.  | Max. | Unit |                  |  |
| E Cycle Time           | tc                         | 1000 | -     | -    | ns   | Pin E            |  |
| E Pulse Width          | t <sub>w</sub>             | 450  | -     | -    | ns   | Pin E            |  |
| E Rise/Fall Time       | $t_R$ , $t_F$              | -    | -     | 25   | ns   | Pin E            |  |
| Address Setup Time     | t <sub>SP1</sub>           | 60   | -     | -    | ns   | Pins: RS, R/W, E |  |
| Address Hold Time      | t <sub>HD1</sub>           | 20   | -     | -    | ns   | Pins: RS, R/W, E |  |
| Data Output Delay Time | $t_{\scriptscriptstyle D}$ | -    | -     | 360  | ns   | Pins: DB0 - DB7  |  |
| Data hold time         | t <sub>HD2</sub>           | 5.0  | -     | -    | ns   | Pin DB0 - DB7    |  |



## 6.6. Write Mode Timing Diagram (Writing Data from MPU to SPLC782A)



## 6.7. Read Mode Timing Diagram (Reading Data from SPLC782A to MPU)





#### 7. APPLICATION CIRCUITS

#### 7.1. Interface to MPU

#### 7.1.1. Interface to 8-bit MPU (6805)



#### 7.1.2. Interface to 8-bit MPU (Z80)



#### 7.2. Applications for LCD

## 7.2.1. Chip bottom & lower view (DIRC = "0", SHL = "0")











## 7.2.2. Chip bottom & upper view (DIRC = "1", SHL = "1")









#### 7.2.3. Chip top & lower view (DIRC = "0", SHL = "1")











## 7.2.4. Chip top & upper view (DIRC = "1", SHL = "0")





30









## 8. CHARACTER GENERATOR ROM

## 8.1. SPLC782A - 16

| Upper<br>4 bit<br>Lower<br>4 bit |  | LLHL | LLHH | LHLL | LHLH | LHHH | HLLL | HLHL |  | HHLH | HHHL |  |
|----------------------------------|--|------|------|------|------|------|------|------|--|------|------|--|
| LLLL                             |  |      |      |      |      |      |      |      |  |      |      |  |
| LLLH                             |  |      |      |      |      |      |      |      |  |      |      |  |
| LLHL                             |  |      |      |      |      |      |      |      |  |      |      |  |
| LLHH                             |  |      |      |      |      |      |      |      |  |      |      |  |
| LHLL                             |  |      |      |      |      |      |      |      |  |      |      |  |
| LHLH                             |  |      |      |      |      |      |      |      |  |      |      |  |
| LHHL                             |  |      |      |      |      |      |      |      |  |      |      |  |
| LННН                             |  |      |      |      |      |      |      |      |  |      |      |  |
| HLLL                             |  |      |      |      |      |      |      |      |  |      |      |  |
| нггн                             |  |      |      |      |      |      |      |      |  |      |      |  |
| нгнг                             |  |      |      |      |      |      |      |      |  |      |      |  |
| нгнн                             |  |      |      |      |      |      |      |      |  |      |      |  |
| ннгг                             |  |      |      |      |      |      |      |      |  |      |      |  |
| ннгн                             |  |      |      |      |      |      |      |      |  |      |      |  |
| нннг                             |  |      |      |      |      |      |      |      |  |      |      |  |
| нннн                             |  |      |      |      |      |      |      |      |  |      |      |  |



#### 9. PACKAGE/PAD LOCATIONS

#### 9.1. PAD Assignment



#### 9.2. SPLC782A PAD Dimensions

| 14                | D-1N-            | Si   | ze    | 11-14      |  |
|-------------------|------------------|------|-------|------------|--|
| Item              | Pad No.          | х    | Υ     | Unit       |  |
| Chip Size         | -                | 5120 | 1690  |            |  |
| PAD Pitch         | 1 - 8<br>38 - 45 | 0    | 61.2  |            |  |
|                   | 46 - 125         | 61.2 | 0     |            |  |
| 5 (5)             | 1 - 8<br>38 - 45 | 85.1 | 40.3  | μ <b>m</b> |  |
| Bumped PAD Size   | 46 - 125         | 40.3 | 85.1  |            |  |
|                   | 9 - 37           | 59.2 | 112.0 |            |  |
| Bumped PAD Height | All PAD          | 1    | 7     |            |  |

Note1: Chip size included scribe line.

Note2: To ensure that the IC functions properly, please bond all of VDD and VSS pins.

Note3: The  $0.1\mu F$  capacitor between VDD and VSS should be placed to IC as close as possible.

## 9.3. Ordering Information

| Product Number   | Package Type   |  |  |  |
|------------------|----------------|--|--|--|
| SPLC782A-nnnnV-C | Chip form(COG) |  |  |  |

Note1: Code number (nnnnV) is assigned for customer.

Note2: Code number (nnnn = 0000 - 9999); version (V = A - Z).



#### 9.4. PAD Locations

| PAD No. | PAD Name | Х     | Υ    | PAD No. | PAD Name | Х    | Y   |
|---------|----------|-------|------|---------|----------|------|-----|
| 1       | COM8     | -2394 | 114  | 45      | COM16    | 2386 | 133 |
| 2       | COM7     | -2394 | 53   | 46      | SEG80    | 2438 | 689 |
| 3       | COM6     | -2394 | -7   | 47      | SEG79    | 2376 | 689 |
| 4       | COM5     | -2394 | -68  | 48      | SEG78    | 2315 | 689 |
| 5       | COM4     | -2394 | -130 | 49      | SEG77    | 2254 | 689 |
| 6       | COM3     | -2394 | -191 | 50      | SEG76    | 2193 | 689 |
| 7       | COM2     | -2394 | -252 | 51      | SEG75    | 2132 | 689 |
| 8       | COM1     | -2394 | -313 | 52      | SEG74    | 2070 | 689 |
| 9       | D        | -2327 | -694 | 53      | SEG73    | 2009 | 689 |
| 10      | CL2      | -2175 | -694 | 54      | SEG72    | 1948 | 689 |
| 11      | VSS      | -2040 | -694 | 55      | SEG71    | 1887 | 689 |
| 12      | VSS      | -1959 | -694 | 56      | SEG70    | 1826 | 689 |
| 13      | OSC1     | -1825 | -694 | 57      | SEG69    | 1764 | 689 |
| 14      | TYPE     | -1744 | -694 | 58      | SEG68    | 1703 | 689 |
| 15      | DIRC     | -1568 | -694 | 59      | SEG67    | 1642 | 689 |
| 16      | SHL      | -1487 | -694 | 60      | SEG66    | 1581 | 689 |
| 17      | MOD0     | -1070 | -694 | 61      | SEG65    | 1520 | 689 |
| 18      | MOD1     | -990  | -694 | 62      | SEG64    | 1458 | 689 |
| 19      | VDD      | -799  | -679 | 63      | SEG63    | 1397 | 689 |
| 20      | VDD      | -718  | -679 | 64      | SEG62    | 1336 | 689 |
| 21      | V3       | -584  | -694 | 65      | SEG61    | 1275 | 689 |
| 22      | V2       | -503  | -694 | 66      | SEG60    | 1214 | 689 |
| 23      | VPP      | -310  | -688 | 67      | SEG59    | 1152 | 689 |
| 24      | VPP      | -229  | -688 | 68      | SEG58    | 1091 | 689 |
| 25      | RS       | -94   | -694 | 69      | SEG57    | 1030 | 689 |
| 26      | RW       | -13   | -694 | 70      | SEG56    | 969  | 689 |
| 27      | E        | 222   | -694 | 71      | SEG55    | 908  | 689 |
| 28      | VDD      | 409   | -679 | 72      | SEG54    | 846  | 689 |
| 29      | DB0      | 583   | -694 | 73      | SEG53    | 785  | 689 |
| 30      | DB1      | 710   | -694 | 74      | SEG52    | 724  | 689 |
| 31      | DB2      | 963   | -694 | 75      | SEG51    | 663  | 689 |
| 32      | DB3      | 1090  | -694 | 76      | SEG50    | 602  | 689 |
| 33      | DB4      | 1344  | -694 | 77      | SEG49    | 540  | 689 |
| 34      | DB5      | 1471  | -694 | 78      | SEG48    | 479  | 689 |
| 35      | DB6      | 1726  | -694 | 79      | SEG47    | 418  | 689 |
| 36      | DB7      | 1853  | -694 | 80      | SEG46    | 357  | 689 |
| 37      | VSS      | 2025  | -693 | 81      | SEG45    | 296  | 689 |
| 38      | СОМ9     | 2386  | -294 | 82      | SEG44    | 234  | 689 |
| 39      | COM10    | 2386  | -233 | 83      | SEG43    | 173  | 689 |
| 40      | COM11    | 2386  | -172 | 84      | SEG42    | 112  | 689 |
| 41      | COM12    | 2386  | -111 | 85      | SEG41    | 51   | 689 |
| 42      | COM13    | 2386  | -49  | 86      | SEG40    | -9   | 689 |
| 43      | COM14    | 2386  | 11   | 87      | SEG39    | -71  | 689 |
| 44      | COM15    | 2386  | 72   | 88      | SEG38    | -132 | 689 |





| PAD No. | PAD Name | х     | Y   | PAD No. | PAD Name | Х     | Υ   |
|---------|----------|-------|-----|---------|----------|-------|-----|
| 89      | SEG37    | -193  | 689 | 108     | SEG18    | -1356 | 689 |
| 90      | SEG36    | -254  | 689 | 109     | SEG17    | -1417 | 689 |
| 91      | SEG35    | -315  | 689 | 110     | SEG16    | -1478 | 689 |
| 92      | SEG34    | -377  | 689 | 111     | SEG15    | -1539 | 689 |
| 93      | SEG33    | -438  | 689 | 112     | SEG14    | -1601 | 689 |
| 94      | SEG32    | -499  | 689 | 113     | SEG13    | -1662 | 689 |
| 95      | SEG31    | -560  | 689 | 114     | SEG12    | -1723 | 689 |
| 96      | SEG30    | -621  | 689 | 115     | SEG11    | -1784 | 689 |
| 97      | SEG29    | -683  | 689 | 116     | SEG10    | -1845 | 689 |
| 98      | SEG28    | -744  | 689 | 117     | SEG9     | -1907 | 689 |
| 99      | SEG27    | -805  | 689 | 118     | SEG8     | -1968 | 689 |
| 100     | SEG26    | -866  | 689 | 119     | SEG7     | -2029 | 689 |
| 101     | SEG25    | -927  | 689 | 120     | SEG6     | -2090 | 689 |
| 102     | SEG24    | -989  | 689 | 121     | SEG5     | -2151 | 689 |
| 103     | SEG23    | -1050 | 689 | 122     | SEG4     | -2213 | 689 |
| 104     | SEG22    | -1111 | 689 | 123     | SEG3     | -2274 | 689 |
| 105     | SEG21    | -1172 | 689 | 124     | SEG2     | -2335 | 689 |
| 106     | SEG20    | -1233 | 689 | 125     | SEG1     | -2396 | 689 |
| 107     | SEG19    | -1295 | 689 |         |          |       |     |





#### 10. DISCLAIMER

The information appearing in this publication is believed to be accurate.

Integrated circuits sold by Sunplus Technology are covered by the warranty and patent indemnification provisions stipulated in the terms of sale only. SUNPLUS makes no warranty, express, statutory implied or by description regarding the information in this publication or regarding the freedom of the described chip(s) from patent infringement. FURTHER, SUNPLUS MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. SUNPLUS reserves the right to halt production or alter the specifications and prices at any time without notice. Accordingly, the reader is cautioned to verify that the data sheets and other information in this publication are current before placing orders. Products described herein are intended for use in normal commercial applications. Applications involving unusual environmental or reliability requirements, e.g. military equipment or medical life support equipment, are specifically not recommended without additional processing by SUNPLUS for such applications. Please note that application circuits illustrated in this document are for reference purposes only.





## 11. REVISION HISTORY

| Date          | Revision # | Description                       | Page |
|---------------|------------|-----------------------------------|------|
| MAY. 04, 2001 | 0.1        | Original                          |      |
| JUL. 24, 2001 | 1.0        | 1. Delete "PRELIMINARY"           |      |
|               |            | 2. Renew to a new document format |      |

With collaboration of https://www.displayfuture.com